Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
76630872 |
76464186 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76630872 |
76464186 |
0 |
0 |
T1 |
26620 |
26415 |
0 |
0 |
T2 |
16546 |
16428 |
0 |
0 |
T3 |
12559 |
12498 |
0 |
0 |
T4 |
279400 |
276821 |
0 |
0 |
T5 |
15589 |
15436 |
0 |
0 |
T6 |
240046 |
236843 |
0 |
0 |
T7 |
155136 |
153375 |
0 |
0 |
T8 |
42785 |
42441 |
0 |
0 |
T9 |
13399 |
13303 |
0 |
0 |
T10 |
50171 |
50099 |
0 |
0 |