Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
87994070 |
87821997 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87994070 |
87821997 |
0 |
0 |
T1 |
13712 |
13612 |
0 |
0 |
T2 |
25144 |
24987 |
0 |
0 |
T3 |
9528 |
9446 |
0 |
0 |
T4 |
13978 |
13904 |
0 |
0 |
T5 |
21448 |
21111 |
0 |
0 |
T6 |
49209 |
49130 |
0 |
0 |
T7 |
16755 |
16621 |
0 |
0 |
T8 |
25359 |
25182 |
0 |
0 |
T9 |
8610 |
8513 |
0 |
0 |
T10 |
12478 |
12398 |
0 |
0 |