Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
69557082 |
69390628 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69557082 |
69390628 |
0 |
0 |
T1 |
8412 |
8315 |
0 |
0 |
T2 |
8317 |
8261 |
0 |
0 |
T3 |
780918 |
778379 |
0 |
0 |
T4 |
21655 |
21506 |
0 |
0 |
T5 |
154983 |
152875 |
0 |
0 |
T6 |
50695 |
50632 |
0 |
0 |
T7 |
770070 |
769959 |
0 |
0 |
T8 |
135947 |
133675 |
0 |
0 |
T9 |
8319 |
8258 |
0 |
0 |
T10 |
399416 |
399408 |
0 |
0 |