Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rom_ctrl_regs_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_rom_ctrl_csr_assert_0/rom_ctrl_regs_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.rom_ctrl_regs_csr_assert 100.00 100.00



Module Instance : tb.dut.rom_ctrl_regs_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.05 100.00 98.28 97.26 100.00 69.70 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : rom_ctrl_regs_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 71651068 2351502 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 71651068 2351502 0 0
T7 770070 26397 0 0
T8 135947 0 0 0
T9 8319 0 0 0
T10 399416 129309 0 0
T12 8391 0 0 0
T13 0 70036 0 0
T16 49373 0 0 0
T17 13444 0 0 0
T18 13855 0 0 0
T20 25080 0 0 0
T24 16677 0 0 0
T40 0 60621 0 0
T41 0 237551 0 0
T42 0 74669 0 0
T43 0 161 0 0
T44 0 45681 0 0
T45 0 109834 0 0
T46 0 289478 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%