Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
119067735 |
118904207 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119067735 |
118904207 |
0 |
0 |
T1 |
13372 |
13292 |
0 |
0 |
T2 |
16726 |
16574 |
0 |
0 |
T3 |
13516 |
13461 |
0 |
0 |
T4 |
12642 |
12569 |
0 |
0 |
T5 |
163266 |
161197 |
0 |
0 |
T6 |
12547 |
12493 |
0 |
0 |
T7 |
9479 |
9397 |
0 |
0 |
T8 |
13441 |
13359 |
0 |
0 |
T9 |
24959 |
24779 |
0 |
0 |
T10 |
9130 |
9076 |
0 |
0 |