Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
69475913 |
69321342 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69475913 |
69321342 |
0 |
0 |
T1 |
8461 |
8374 |
0 |
0 |
T2 |
13366 |
13289 |
0 |
0 |
T3 |
39940 |
39743 |
0 |
0 |
T4 |
16802 |
16608 |
0 |
0 |
T5 |
8296 |
8238 |
0 |
0 |
T6 |
9574 |
9482 |
0 |
0 |
T7 |
12603 |
12534 |
0 |
0 |
T8 |
42631 |
42310 |
0 |
0 |
T9 |
25001 |
24848 |
0 |
0 |
T10 |
16653 |
16487 |
0 |
0 |