Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
93030355 |
92860270 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93030355 |
92860270 |
0 |
0 |
T1 |
8538 |
8469 |
0 |
0 |
T2 |
30123 |
29915 |
0 |
0 |
T3 |
25128 |
24983 |
0 |
0 |
T4 |
8352 |
8268 |
0 |
0 |
T5 |
146426 |
146417 |
0 |
0 |
T6 |
16747 |
16560 |
0 |
0 |
T7 |
120432 |
118969 |
0 |
0 |
T8 |
12432 |
12381 |
0 |
0 |
T9 |
9481 |
9427 |
0 |
0 |
T10 |
27883 |
27579 |
0 |
0 |