Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
18742679 |
18586513 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18742679 |
18586513 |
0 |
0 |
| T1 |
16771 |
16596 |
0 |
0 |
| T2 |
12459 |
12360 |
0 |
0 |
| T3 |
8609 |
8514 |
0 |
0 |
| T4 |
9605 |
9372 |
0 |
0 |
| T5 |
25146 |
24999 |
0 |
0 |
| T6 |
165500 |
163988 |
0 |
0 |
| T7 |
13454 |
13381 |
0 |
0 |
| T8 |
13455 |
13370 |
0 |
0 |
| T9 |
121049 |
119331 |
0 |
0 |
| T10 |
9871 |
9783 |
0 |
0 |