Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
15497803 |
15340079 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
15497803 |
15340079 |
0 |
0 |
T1 |
39259 |
38960 |
0 |
0 |
T2 |
824700 |
822605 |
0 |
0 |
T3 |
16982 |
16848 |
0 |
0 |
T4 |
50817 |
50744 |
0 |
0 |
T5 |
13471 |
13398 |
0 |
0 |
T6 |
24955 |
24821 |
0 |
0 |
T7 |
25000 |
24834 |
0 |
0 |
T8 |
41765 |
41501 |
0 |
0 |
T9 |
13380 |
13324 |
0 |
0 |
T10 |
9052 |
8966 |
0 |
0 |