Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
15993640 |
15823131 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
15993640 |
15823131 |
0 |
0 |
T1 |
50110 |
50030 |
0 |
0 |
T2 |
378663 |
374285 |
0 |
0 |
T3 |
8574 |
8486 |
0 |
0 |
T4 |
100938 |
100580 |
0 |
0 |
T5 |
161093 |
159174 |
0 |
0 |
T6 |
13049 |
12665 |
0 |
0 |
T7 |
25105 |
24979 |
0 |
0 |
T8 |
12624 |
12536 |
0 |
0 |
T9 |
13135 |
13049 |
0 |
0 |
T10 |
16907 |
16755 |
0 |
0 |