Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
28034470 |
27863956 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28034470 |
27863956 |
0 |
0 |
T1 |
13258 |
13171 |
0 |
0 |
T2 |
206487 |
206046 |
0 |
0 |
T3 |
9183 |
9099 |
0 |
0 |
T4 |
17107 |
16734 |
0 |
0 |
T5 |
25216 |
25031 |
0 |
0 |
T6 |
294902 |
292173 |
0 |
0 |
T7 |
25209 |
25034 |
0 |
0 |
T8 |
48921 |
48809 |
0 |
0 |
T9 |
25090 |
24947 |
0 |
0 |
T10 |
39360 |
38913 |
0 |
0 |