Line Coverage for Module : 
prim_rom_adv
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 40 | 3 | 3 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
Branch Coverage for Module : 
prim_rom_adv
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
40 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	40	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_rom_adv
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
noXOnCsI | 
28034470 | 
28034470 | 
0 | 
0 | 
noXOnCsI
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
28034470 | 
28034470 | 
0 | 
0 | 
| T1 | 
13258 | 
13258 | 
0 | 
0 | 
| T2 | 
206487 | 
206487 | 
0 | 
0 | 
| T3 | 
9183 | 
9183 | 
0 | 
0 | 
| T4 | 
17107 | 
17107 | 
0 | 
0 | 
| T5 | 
25216 | 
25216 | 
0 | 
0 | 
| T6 | 
294902 | 
294902 | 
0 | 
0 | 
| T7 | 
25209 | 
25209 | 
0 | 
0 | 
| T8 | 
48921 | 
48921 | 
0 | 
0 | 
| T9 | 
25090 | 
25090 | 
0 | 
0 | 
| T10 | 
39360 | 
39360 | 
0 | 
0 |