Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27399041 |
27245018 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27399041 |
27245018 |
0 |
0 |
T1 |
41492 |
41210 |
0 |
0 |
T2 |
116202 |
114284 |
0 |
0 |
T3 |
16669 |
16539 |
0 |
0 |
T4 |
212769 |
210709 |
0 |
0 |
T5 |
8563 |
8502 |
0 |
0 |
T6 |
18562 |
18397 |
0 |
0 |
T7 |
8592 |
8527 |
0 |
0 |
T8 |
201362 |
199927 |
0 |
0 |
T9 |
13670 |
13577 |
0 |
0 |
T10 |
8444 |
8383 |
0 |
0 |