Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
29772545 |
29599789 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29772545 |
29599789 |
0 |
0 |
T1 |
153064 |
151378 |
0 |
0 |
T2 |
257682 |
255164 |
0 |
0 |
T3 |
9340 |
9288 |
0 |
0 |
T4 |
13729 |
13633 |
0 |
0 |
T5 |
26406 |
26140 |
0 |
0 |
T6 |
602388 |
599893 |
0 |
0 |
T7 |
236861 |
236778 |
0 |
0 |
T8 |
150272 |
147914 |
0 |
0 |
T9 |
49649 |
49593 |
0 |
0 |
T10 |
12568 |
12470 |
0 |
0 |