Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
266415303 |
266246206 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
266415303 |
266246206 |
0 |
0 |
T1 |
274728 |
272651 |
0 |
0 |
T2 |
672603 |
672497 |
0 |
0 |
T3 |
280858 |
280684 |
0 |
0 |
T4 |
392410 |
392334 |
0 |
0 |
T5 |
802625 |
802458 |
0 |
0 |
T6 |
947377 |
946899 |
0 |
0 |
T7 |
149235 |
149145 |
0 |
0 |
T8 |
65436 |
65376 |
0 |
0 |
T9 |
253901 |
253808 |
0 |
0 |
T10 |
417657 |
417583 |
0 |
0 |