Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
268984115 |
268815876 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
268984115 |
268815876 |
0 |
0 |
T1 |
476113 |
475923 |
0 |
0 |
T2 |
670908 |
670712 |
0 |
0 |
T3 |
532312 |
531930 |
0 |
0 |
T4 |
691828 |
691650 |
0 |
0 |
T5 |
34478 |
34339 |
0 |
0 |
T6 |
394513 |
394344 |
0 |
0 |
T7 |
197400 |
197332 |
0 |
0 |
T8 |
622441 |
622274 |
0 |
0 |
T9 |
332313 |
332214 |
0 |
0 |
T10 |
361151 |
360988 |
0 |
0 |