Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
326216106 |
326039186 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
326216106 |
326039186 |
0 |
0 |
T1 |
444803 |
444617 |
0 |
0 |
T2 |
738728 |
738545 |
0 |
0 |
T3 |
423114 |
423098 |
0 |
0 |
T4 |
344138 |
343981 |
0 |
0 |
T5 |
121099 |
121076 |
0 |
0 |
T6 |
837901 |
837448 |
0 |
0 |
T7 |
709523 |
709351 |
0 |
0 |
T8 |
16583 |
16523 |
0 |
0 |
T9 |
571049 |
570879 |
0 |
0 |
T10 |
239894 |
237895 |
0 |
0 |