Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
298846433 |
298672027 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
298846433 |
298672027 |
0 |
0 |
| T1 |
622357 |
622077 |
0 |
0 |
| T2 |
344742 |
344586 |
0 |
0 |
| T3 |
17244 |
17148 |
0 |
0 |
| T4 |
379422 |
379280 |
0 |
0 |
| T5 |
460337 |
460106 |
0 |
0 |
| T6 |
773346 |
773222 |
0 |
0 |
| T7 |
441150 |
441012 |
0 |
0 |
| T8 |
107903 |
107817 |
0 |
0 |
| T9 |
16583 |
16523 |
0 |
0 |
| T10 |
511749 |
511608 |
0 |
0 |