Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
269205056 |
269031150 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
269205056 |
269031150 |
0 |
0 |
| T1 |
277680 |
277580 |
0 |
0 |
| T2 |
33296 |
33174 |
0 |
0 |
| T3 |
205311 |
205259 |
0 |
0 |
| T4 |
345044 |
344984 |
0 |
0 |
| T5 |
69620 |
69240 |
0 |
0 |
| T6 |
16744 |
16666 |
0 |
0 |
| T7 |
412234 |
412171 |
0 |
0 |
| T8 |
591659 |
591542 |
0 |
0 |
| T9 |
653929 |
653762 |
0 |
0 |
| T10 |
107995 |
107913 |
0 |
0 |