Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
283715184 |
283535183 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
283715184 |
283535183 |
0 |
0 |
T1 |
387962 |
385185 |
0 |
0 |
T2 |
325571 |
325295 |
0 |
0 |
T3 |
220322 |
220231 |
0 |
0 |
T4 |
411176 |
411001 |
0 |
0 |
T5 |
539585 |
539436 |
0 |
0 |
T6 |
301580 |
301523 |
0 |
0 |
T7 |
435680 |
435323 |
0 |
0 |
T8 |
182937 |
182865 |
0 |
0 |
T9 |
34054 |
33927 |
0 |
0 |
T10 |
33219 |
33077 |
0 |
0 |