Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
274795588 |
274629872 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
274795588 |
274629872 |
0 |
0 |
T1 |
889658 |
888971 |
0 |
0 |
T2 |
211446 |
209959 |
0 |
0 |
T3 |
202195 |
202130 |
0 |
0 |
T4 |
320300 |
318270 |
0 |
0 |
T5 |
19273 |
18890 |
0 |
0 |
T6 |
459538 |
459401 |
0 |
0 |
T7 |
17303 |
17233 |
0 |
0 |
T8 |
132004 |
131919 |
0 |
0 |
T9 |
327405 |
327323 |
0 |
0 |
T10 |
83457 |
83334 |
0 |
0 |