Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
288910844 |
288747115 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
288910844 |
288747115 |
0 |
0 |
| T1 |
556561 |
556376 |
0 |
0 |
| T2 |
140636 |
140567 |
0 |
0 |
| T3 |
36627 |
36407 |
0 |
0 |
| T4 |
898110 |
895542 |
0 |
0 |
| T5 |
82735 |
82650 |
0 |
0 |
| T6 |
425850 |
425799 |
0 |
0 |
| T7 |
220887 |
220789 |
0 |
0 |
| T8 |
280247 |
280049 |
0 |
0 |
| T9 |
409862 |
409713 |
0 |
0 |
| T10 |
16725 |
16664 |
0 |
0 |