Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
312034316 |
311867096 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
312034316 |
311867096 |
0 |
0 |
T1 |
196914 |
196856 |
0 |
0 |
T2 |
172806 |
172707 |
0 |
0 |
T3 |
693129 |
692990 |
0 |
0 |
T4 |
443397 |
443266 |
0 |
0 |
T5 |
592954 |
592667 |
0 |
0 |
T6 |
657348 |
657282 |
0 |
0 |
T7 |
164126 |
164074 |
0 |
0 |
T8 |
16746 |
16673 |
0 |
0 |
T9 |
119283 |
119027 |
0 |
0 |
T10 |
271454 |
271336 |
0 |
0 |