Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
245785903 |
245610024 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245785903 |
245610024 |
0 |
0 |
T1 |
131374 |
131314 |
0 |
0 |
T2 |
16554 |
16456 |
0 |
0 |
T3 |
274120 |
274112 |
0 |
0 |
T4 |
445625 |
445462 |
0 |
0 |
T5 |
181513 |
181421 |
0 |
0 |
T6 |
343039 |
342877 |
0 |
0 |
T7 |
67063 |
66876 |
0 |
0 |
T8 |
33144 |
32996 |
0 |
0 |
T9 |
16477 |
16396 |
0 |
0 |
T10 |
433284 |
432991 |
0 |
0 |