Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
312792817 |
312612817 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
312792817 |
312612817 |
0 |
0 |
T1 |
477831 |
477700 |
0 |
0 |
T2 |
127516 |
127455 |
0 |
0 |
T3 |
127899 |
127861 |
0 |
0 |
T4 |
576510 |
576383 |
0 |
0 |
T5 |
672096 |
671952 |
0 |
0 |
T6 |
148750 |
148561 |
0 |
0 |
T7 |
33097 |
32930 |
0 |
0 |
T8 |
655029 |
654879 |
0 |
0 |
T9 |
58689 |
58617 |
0 |
0 |
T10 |
428620 |
428558 |
0 |
0 |