Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
238414596 |
238253058 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
238414596 |
238253058 |
0 |
0 |
T1 |
146619 |
146315 |
0 |
0 |
T2 |
16531 |
16456 |
0 |
0 |
T3 |
17343 |
17253 |
0 |
0 |
T4 |
256502 |
254662 |
0 |
0 |
T5 |
322484 |
319905 |
0 |
0 |
T6 |
88201 |
87731 |
0 |
0 |
T7 |
956470 |
956154 |
0 |
0 |
T8 |
20552 |
20464 |
0 |
0 |
T9 |
34458 |
34325 |
0 |
0 |
T10 |
412431 |
411923 |
0 |
0 |