Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
266466595 |
266291347 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
266466595 |
266291347 |
0 |
0 |
| T1 |
558704 |
558567 |
0 |
0 |
| T2 |
234836 |
232602 |
0 |
0 |
| T3 |
458142 |
458018 |
0 |
0 |
| T4 |
360216 |
360116 |
0 |
0 |
| T5 |
328804 |
328753 |
0 |
0 |
| T6 |
34570 |
34464 |
0 |
0 |
| T7 |
16769 |
16673 |
0 |
0 |
| T8 |
197397 |
197309 |
0 |
0 |
| T9 |
101157 |
101132 |
0 |
0 |
| T10 |
571913 |
571778 |
0 |
0 |