Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
253206157 |
253037914 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
253206157 |
253037914 |
0 |
0 |
T1 |
17838 |
17783 |
0 |
0 |
T2 |
443610 |
443414 |
0 |
0 |
T3 |
875614 |
875298 |
0 |
0 |
T4 |
688842 |
688661 |
0 |
0 |
T5 |
399848 |
399771 |
0 |
0 |
T6 |
239845 |
239786 |
0 |
0 |
T7 |
890776 |
890351 |
0 |
0 |
T8 |
279887 |
279832 |
0 |
0 |
T9 |
115595 |
115556 |
0 |
0 |
T10 |
180158 |
180042 |
0 |
0 |