Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
225592115 |
225423525 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
225592115 |
225423525 |
0 |
0 |
T1 |
25427 |
25365 |
0 |
0 |
T2 |
16471 |
16408 |
0 |
0 |
T3 |
331020 |
330748 |
0 |
0 |
T4 |
386396 |
386346 |
0 |
0 |
T5 |
934430 |
933997 |
0 |
0 |
T6 |
508193 |
508066 |
0 |
0 |
T7 |
393973 |
393844 |
0 |
0 |
T8 |
126204 |
125788 |
0 |
0 |
T9 |
206574 |
206485 |
0 |
0 |
T10 |
886872 |
886435 |
0 |
0 |