Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
288358493 |
288178428 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
288358493 |
288178428 |
0 |
0 |
| T1 |
801372 |
801186 |
0 |
0 |
| T2 |
270548 |
270464 |
0 |
0 |
| T3 |
558816 |
558666 |
0 |
0 |
| T4 |
540939 |
540775 |
0 |
0 |
| T5 |
619210 |
618886 |
0 |
0 |
| T6 |
311335 |
311179 |
0 |
0 |
| T7 |
328194 |
328040 |
0 |
0 |
| T8 |
649791 |
649782 |
0 |
0 |
| T9 |
753587 |
753349 |
0 |
0 |
| T10 |
33878 |
33798 |
0 |
0 |