Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
272124183 |
271957864 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
272124183 |
271957864 |
0 |
0 |
T1 |
17682 |
17594 |
0 |
0 |
T2 |
344873 |
344686 |
0 |
0 |
T3 |
722871 |
722764 |
0 |
0 |
T4 |
256460 |
256375 |
0 |
0 |
T5 |
279450 |
279361 |
0 |
0 |
T6 |
640586 |
640435 |
0 |
0 |
T7 |
254417 |
254317 |
0 |
0 |
T8 |
608774 |
608531 |
0 |
0 |
T9 |
17659 |
17609 |
0 |
0 |
T10 |
305530 |
305442 |
0 |
0 |