Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rom_ctrl_regs_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_rom_ctrl_csr_assert_0/rom_ctrl_regs_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.rom_ctrl_regs_csr_assert 100.00 100.00



Module Instance : tb.dut.rom_ctrl_regs_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.06 100.00 98.28 97.33 100.00 69.70 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : rom_ctrl_regs_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 318807033 1095020 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 318807033 1095020 0 0
T11 272995 82477 0 0
T13 0 41564 0 0
T14 0 125256 0 0
T15 34284 0 0 0
T16 50233 0 0 0
T17 0 136927 0 0
T25 41447 0 0 0
T26 640820 0 0 0
T27 489726 0 0 0
T38 33067 0 0 0
T52 0 65262 0 0
T53 0 234062 0 0
T54 0 69929 0 0
T55 0 203927 0 0
T56 0 123653 0 0
T57 0 1074 0 0
T58 17698 0 0 0
T59 49344 0 0 0
T60 344914 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%