Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
240181447 |
240001688 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240181447 |
240001688 |
0 |
0 |
T1 |
419496 |
417776 |
0 |
0 |
T2 |
759386 |
759212 |
0 |
0 |
T3 |
644061 |
643943 |
0 |
0 |
T4 |
333941 |
333914 |
0 |
0 |
T5 |
148024 |
147891 |
0 |
0 |
T6 |
16736 |
16676 |
0 |
0 |
T7 |
255462 |
255376 |
0 |
0 |
T8 |
66071 |
66016 |
0 |
0 |
T9 |
335585 |
335521 |
0 |
0 |
T10 |
427630 |
427616 |
0 |
0 |