Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
283132221 |
282959495 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
283132221 |
282959495 |
0 |
0 |
| T1 |
361624 |
361481 |
0 |
0 |
| T2 |
245497 |
245168 |
0 |
0 |
| T3 |
344062 |
343775 |
0 |
0 |
| T4 |
322352 |
322040 |
0 |
0 |
| T5 |
412835 |
412670 |
0 |
0 |
| T6 |
374470 |
374294 |
0 |
0 |
| T7 |
131200 |
130863 |
0 |
0 |
| T8 |
33079 |
32995 |
0 |
0 |
| T9 |
312298 |
312156 |
0 |
0 |
| T10 |
106357 |
105862 |
0 |
0 |