Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
313271283 |
313102354 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
313271283 |
313102354 |
0 |
0 |
| T1 |
213455 |
213355 |
0 |
0 |
| T2 |
694730 |
690223 |
0 |
0 |
| T3 |
566446 |
566205 |
0 |
0 |
| T4 |
355574 |
355519 |
0 |
0 |
| T5 |
265201 |
265102 |
0 |
0 |
| T6 |
799368 |
799142 |
0 |
0 |
| T7 |
331103 |
331020 |
0 |
0 |
| T8 |
33229 |
33076 |
0 |
0 |
| T9 |
411363 |
411219 |
0 |
0 |
| T10 |
504482 |
504187 |
0 |
0 |