Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
294636772 |
294462952 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
294636772 |
294462952 |
0 |
0 |
| T1 |
295382 |
295186 |
0 |
0 |
| T2 |
71412 |
70977 |
0 |
0 |
| T3 |
278330 |
278264 |
0 |
0 |
| T4 |
122820 |
122740 |
0 |
0 |
| T5 |
42022 |
41948 |
0 |
0 |
| T6 |
502480 |
502138 |
0 |
0 |
| T7 |
454476 |
453952 |
0 |
0 |
| T8 |
18254 |
17994 |
0 |
0 |
| T9 |
431607 |
431234 |
0 |
0 |
| T10 |
17331 |
17255 |
0 |
0 |