Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
290829934 |
290660174 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
290829934 |
290660174 |
0 |
0 |
T1 |
59971 |
59681 |
0 |
0 |
T2 |
343542 |
343478 |
0 |
0 |
T3 |
153905 |
153695 |
0 |
0 |
T4 |
669245 |
668933 |
0 |
0 |
T5 |
17247 |
17181 |
0 |
0 |
T6 |
214692 |
214515 |
0 |
0 |
T7 |
318498 |
318398 |
0 |
0 |
T8 |
33040 |
32895 |
0 |
0 |
T9 |
132274 |
132256 |
0 |
0 |
T10 |
116816 |
116674 |
0 |
0 |