Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
313501991 |
313323570 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
313501991 |
313323570 |
0 |
0 |
T1 |
34960 |
34810 |
0 |
0 |
T2 |
91046 |
90990 |
0 |
0 |
T3 |
820709 |
820522 |
0 |
0 |
T4 |
191711 |
189326 |
0 |
0 |
T5 |
261085 |
261025 |
0 |
0 |
T6 |
257698 |
257630 |
0 |
0 |
T7 |
66014 |
65941 |
0 |
0 |
T8 |
164225 |
164190 |
0 |
0 |
T9 |
246964 |
245346 |
0 |
0 |
T10 |
115575 |
115490 |
0 |
0 |