Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
290568660 |
290391252 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
290568660 |
290391252 |
0 |
0 |
| T1 |
474393 |
474239 |
0 |
0 |
| T2 |
138199 |
138159 |
0 |
0 |
| T3 |
126029 |
126000 |
0 |
0 |
| T4 |
366525 |
366182 |
0 |
0 |
| T5 |
212869 |
212719 |
0 |
0 |
| T6 |
33244 |
33089 |
0 |
0 |
| T7 |
147668 |
147543 |
0 |
0 |
| T8 |
493563 |
493234 |
0 |
0 |
| T9 |
255717 |
255631 |
0 |
0 |
| T10 |
151628 |
151589 |
0 |
0 |