Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
286417207 |
286246093 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
286417207 |
286246093 |
0 |
0 |
T1 |
197944 |
197856 |
0 |
0 |
T2 |
231945 |
231791 |
0 |
0 |
T3 |
938942 |
938698 |
0 |
0 |
T4 |
637800 |
637651 |
0 |
0 |
T5 |
37965 |
37688 |
0 |
0 |
T6 |
164478 |
164401 |
0 |
0 |
T7 |
277352 |
277269 |
0 |
0 |
T8 |
689573 |
687957 |
0 |
0 |
T9 |
294578 |
294523 |
0 |
0 |
T10 |
148693 |
148613 |
0 |
0 |