Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
286724363 |
286542701 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
286724363 |
286542701 |
0 |
0 |
| T1 |
114941 |
114796 |
0 |
0 |
| T2 |
247168 |
247112 |
0 |
0 |
| T3 |
253910 |
253835 |
0 |
0 |
| T4 |
412834 |
412746 |
0 |
0 |
| T5 |
414944 |
414880 |
0 |
0 |
| T6 |
33100 |
32932 |
0 |
0 |
| T7 |
213944 |
213785 |
0 |
0 |
| T8 |
310681 |
310529 |
0 |
0 |
| T9 |
34497 |
34338 |
0 |
0 |
| T10 |
519323 |
515632 |
0 |
0 |