Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
294412698 |
294239584 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
294412698 |
294239584 |
0 |
0 |
T1 |
423365 |
423092 |
0 |
0 |
T2 |
223569 |
223560 |
0 |
0 |
T3 |
49544 |
49472 |
0 |
0 |
T4 |
321795 |
321729 |
0 |
0 |
T5 |
607020 |
606886 |
0 |
0 |
T6 |
394748 |
394616 |
0 |
0 |
T7 |
379161 |
378898 |
0 |
0 |
T8 |
470651 |
470638 |
0 |
0 |
T9 |
213024 |
212972 |
0 |
0 |
T10 |
409978 |
409840 |
0 |
0 |