Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
277647218 |
277474044 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277647218 |
277474044 |
0 |
0 |
T1 |
213433 |
213284 |
0 |
0 |
T2 |
189020 |
188951 |
0 |
0 |
T3 |
474674 |
474520 |
0 |
0 |
T4 |
277131 |
277051 |
0 |
0 |
T5 |
33490 |
33314 |
0 |
0 |
T6 |
98222 |
98141 |
0 |
0 |
T7 |
49670 |
49549 |
0 |
0 |
T8 |
73676 |
73590 |
0 |
0 |
T9 |
491182 |
491043 |
0 |
0 |
T10 |
245399 |
245320 |
0 |
0 |