Line Coverage for Module :
prim_rom_adv
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 40 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
40 |
1 |
1 |
41 |
1 |
1 |
43 |
1 |
1 |
Branch Coverage for Module :
prim_rom_adv
| Line No. | Total | Covered | Percent |
Branches |
|
2 |
2 |
100.00 |
IF |
40 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 40 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_rom_adv
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
noXOnCsI |
277647218 |
277647218 |
0 |
0 |
noXOnCsI
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
277647218 |
277647218 |
0 |
0 |
T1 |
213433 |
213433 |
0 |
0 |
T2 |
189020 |
189020 |
0 |
0 |
T3 |
474674 |
474674 |
0 |
0 |
T4 |
277131 |
277131 |
0 |
0 |
T5 |
33490 |
33490 |
0 |
0 |
T6 |
98222 |
98222 |
0 |
0 |
T7 |
49670 |
49670 |
0 |
0 |
T8 |
73676 |
73676 |
0 |
0 |
T9 |
491182 |
491182 |
0 |
0 |
T10 |
245399 |
245399 |
0 |
0 |