Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
309076588 |
308905881 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309076588 |
308905881 |
0 |
0 |
T1 |
362613 |
358276 |
0 |
0 |
T2 |
51323 |
51037 |
0 |
0 |
T3 |
330353 |
330201 |
0 |
0 |
T4 |
106944 |
106883 |
0 |
0 |
T5 |
400857 |
400839 |
0 |
0 |
T6 |
181698 |
181686 |
0 |
0 |
T7 |
386784 |
386727 |
0 |
0 |
T8 |
164586 |
164461 |
0 |
0 |
T9 |
255617 |
255559 |
0 |
0 |
T10 |
344749 |
344611 |
0 |
0 |