Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
262326466 |
262146302 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262326466 |
262146302 |
0 |
0 |
T1 |
132265 |
132132 |
0 |
0 |
T2 |
33378 |
33215 |
0 |
0 |
T3 |
417663 |
417642 |
0 |
0 |
T4 |
981758 |
981444 |
0 |
0 |
T5 |
180950 |
180889 |
0 |
0 |
T6 |
673812 |
673569 |
0 |
0 |
T7 |
573605 |
573419 |
0 |
0 |
T8 |
662714 |
662481 |
0 |
0 |
T9 |
344655 |
344597 |
0 |
0 |
T10 |
332846 |
332515 |
0 |
0 |