Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
285579444 |
285408274 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
285579444 |
285408274 |
0 |
0 |
| T1 |
342678 |
342368 |
0 |
0 |
| T2 |
336820 |
336590 |
0 |
0 |
| T3 |
193299 |
193291 |
0 |
0 |
| T4 |
24574 |
22380 |
0 |
0 |
| T5 |
140595 |
140556 |
0 |
0 |
| T6 |
50930 |
50849 |
0 |
0 |
| T7 |
17772 |
17544 |
0 |
0 |
| T8 |
652311 |
652141 |
0 |
0 |
| T9 |
526236 |
526074 |
0 |
0 |
| T10 |
319251 |
319195 |
0 |
0 |