Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
306618196 |
306449094 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306618196 |
306449094 |
0 |
0 |
| T1 |
305473 |
305416 |
0 |
0 |
| T2 |
835901 |
835753 |
0 |
0 |
| T3 |
791171 |
791018 |
0 |
0 |
| T4 |
34295 |
34244 |
0 |
0 |
| T5 |
130321 |
130318 |
0 |
0 |
| T6 |
278706 |
278513 |
0 |
0 |
| T7 |
16548 |
16453 |
0 |
0 |
| T8 |
16765 |
16666 |
0 |
0 |
| T9 |
230288 |
230149 |
0 |
0 |
| T10 |
34349 |
34202 |
0 |
0 |