Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
264106026 |
263930332 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264106026 |
263930332 |
0 |
0 |
T1 |
133766 |
133645 |
0 |
0 |
T2 |
801931 |
801747 |
0 |
0 |
T3 |
427581 |
427445 |
0 |
0 |
T4 |
297219 |
297139 |
0 |
0 |
T5 |
33763 |
33595 |
0 |
0 |
T6 |
503800 |
503557 |
0 |
0 |
T7 |
514965 |
514945 |
0 |
0 |
T8 |
270393 |
268832 |
0 |
0 |
T9 |
412857 |
412584 |
0 |
0 |
T10 |
333211 |
332633 |
0 |
0 |