Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
306523176 |
306362405 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
306523176 |
306362405 |
0 |
0 |
T1 |
34236 |
34069 |
0 |
0 |
T2 |
34693 |
34532 |
0 |
0 |
T3 |
676676 |
676518 |
0 |
0 |
T4 |
754005 |
753854 |
0 |
0 |
T5 |
738823 |
738709 |
0 |
0 |
T6 |
49629 |
49481 |
0 |
0 |
T7 |
294007 |
293907 |
0 |
0 |
T8 |
82394 |
82296 |
0 |
0 |
T9 |
32992 |
32864 |
0 |
0 |
T10 |
114908 |
114836 |
0 |
0 |